utclk_0 -> [cpu:clk, cpu_peripheral_bridge
0_clk, irq_mapper:clk, irq_synchronizer
ender_clk, irq_synchronizer_001
ender_clk, irq_synchronizer_002
ender_clk, jtag_uart:clk, mm_interconnect_0:pll_outclk0_clk, onchip_memory2:clk, rst_controller:clk, rst_controller_002:clk, sdram:clk, sysid_qsys:clock, timer:clk]
utclk_2 -> [cpu_peripheral_bridge:m0_clk, din32:clk, irq_synchronizer:receiver_clk, irq_synchronizer_001:receiver_clk, irq_synchronizer_002:receiver_clk, key:clk, mm_interconnect_1:pll_outclk2_clk, pio_led:clk, rd_empt:clk, rd_rqt:clk, rst_controller_001:clk, seg7
_clk, sw:clk, wr_full:clk]
ysid_qsys_control_slave_readdata
ysid_qsys_control_slave_address -> sysid_qsys:address
0_readdata -> mm_interconnect_0:cpu_peripheral_bridge_s0_readdata
0_waitrequest -> mm_interconnect_0:cpu_peripheral_bridge_s0_waitrequest
0_debugaccess
0_write
0_writedata
0_burstcount
dram_s1_chipselect -> sdram:az_cs
dram_s1_readdata
dram_s1_waitrequest
dram_s1_address -> sdram:az_addr
dram_s1_read -> sdram:az_rd_n
dram_s1_byteenable -> sdram:az_be_n
dram_s1_readdatavalid
nchip_memory2_s1_chipselect -> onchip_memory2:chipselect
nchip_memory2_s1_readdata
nchip_memory2_s1_address -> onchip_memory2:address
nchip_memory2_s1_byteenable -> onchip_memory2:byteenable
nchip_memory2_s1_write -> onchip_memory2:write
nchip_memory2_s1_writedata -> onchip_memory2:writedata
nchip_memory2_s1_clken -> onchip_memory2:clken| 欢迎光临 MyFPGA Forum (http://www.myfpga.org/discuz/) | Powered by Discuz! X3 |